# Lovely Professional University, Punjab

| Course Code         | Course Title                   | Lectures | Tutorials | Practicals | Credits |
|---------------------|--------------------------------|----------|-----------|------------|---------|
| CSE539              | ADVANCED COMPUTER ARCHITECTURE | 3        | 0         | 0          | 3       |
| Course Weightage    | ATT: 5 CA: 25 MTT: 20 ETT: 50  |          |           |            |         |
| <b>Course Focus</b> | EMPLOYABILITY                  |          |           |            |         |

Course Outcomes: Through this course students should be able to

CO1 :: define the aspects of multi-computers and multiprocessors

CO2:: recognize the concept of scalable and parallel computer architectures for proportional increase in performance with increased system resources.

CO3:: describe the hierarchy and organization in memory in multiprocessors and digital computers

http://www.seas.gwu.edu/~bhagiweb/cs211/lectures/lectures.html,

CO4:: understand the superscalar techniques in pipelined processors

Other Reading (OR)

OR-3

CO5:: analyze the significance of multi-computers and coherence of multiprocessors and its organization

CO6 :: outline a deeper insight into the design of high-end microprocessors that will support the future applications.

|       | TextBooks (T)                                                                          |                                     |                         |  |  |  |  |
|-------|----------------------------------------------------------------------------------------|-------------------------------------|-------------------------|--|--|--|--|
| Sr No | Title                                                                                  | Author                              | Publisher Name          |  |  |  |  |
| Γ-1   | ADVANCED COMPUTER<br>ARCHITECTURE -<br>PARALLELISM, SCALABILITY<br>AND PROGRAMMABILITY | KAI HWANG, NARESH<br>MOTWANI        | H MCGRAW HILL EDUCATION |  |  |  |  |
|       | Reference Books (R)                                                                    |                                     |                         |  |  |  |  |
| Sr No | Title                                                                                  | Author                              | Publisher Name          |  |  |  |  |
| R-1   | PARALLEL COMPUTERS -<br>ARCHITECTURE &<br>PROGRAMMING                                  | V. RAJARAMAN, C.<br>SIVA RAM MURTHY | PRENTICE HALL           |  |  |  |  |
| R-2   | ADVANCED COMPUTER<br>ARCHITECTURES                                                     | DEZSO SIMA                          | PEARSON                 |  |  |  |  |

| Sr No | Journals articles as Compulsary reading (specific articles, complete reference) |
|-------|---------------------------------------------------------------------------------|
| OR-1  | http://www.ddegjust.ac.in/studymaterial/mca-5/mca-502.pdf ,                     |
| OR-2  | http://www.cse.hcmut.edu.vn/~tnthinh/ACA/ACA_Intro_2013.pdf ,                   |

An instruction plan is only a tentative plan. The teacher may make some changes in his/her teaching plan. The students are advised to use syllabus for preparation of all examinations. The students are expected to keep themselves updated on the contemporary issues related to the course. Upto 20% of the questions in any examination/Academic tasks can be asked from such issues even if not explicitly mentioned in the instruction plan.

| Relevant W | Vebsites ( RW )                                                                            |                                                              |  |  |
|------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|
| Sr No      | (Web address) (only if relevant to the course)                                             | Salient Features                                             |  |  |
| RW-1       | https://chetsarena.files.wordpress.com/2012/10/3-2-performance-evaluations.pdf             | Speedup performance laws                                     |  |  |
| RW-2       | http://www.cs.cmu.edu/afs/cs/academic/class/15213-f10/www/lectures/09-memory-hierarchy.pdf | Memory hierarchy technology                                  |  |  |
| RW-3       | http://www.philadelphia.edu.jo/academics/kaubaidy/uploads/ACA-Lect5.pdf                    | Arithmetic pipeline design                                   |  |  |
| RW-4       | http://arwins2.tripod.com/ec6020_files/publikasi/ch2-3-fadli.pdf                           | Control flow vs data flow architecture                       |  |  |
| Audio Visu | al Aids (AV)                                                                               |                                                              |  |  |
| Sr No      | (AV aids) (only if relevant to the course)                                                 | Salient Features                                             |  |  |
| AV-1       | http://nptel.ac.in/video.php?subjectId=106102062                                           | NPTEL videos related to several Computer Architecture topics |  |  |
| AV-2       | https://www.youtube.com/watch?v=T4VVC3eeZI0                                                | Memory hierarchy                                             |  |  |

| LTP week distribution: (LTP Weeks) |   |  |  |  |
|------------------------------------|---|--|--|--|
| Weeks before MTE                   | 7 |  |  |  |
| Weeks After MTE                    | 7 |  |  |  |
| Spill Over (Lecture)               | 7 |  |  |  |

#### **Detailed Plan For Lectures**

| 1 | Week   | Lecture | Broad Topic(Sub Topic) | Chapters/Sections of | Other Readings,      | <b>Lecture Description</b> | <b>Learning Outcomes</b> | Pedagogical Tool      | Live Examples |
|---|--------|---------|------------------------|----------------------|----------------------|----------------------------|--------------------------|-----------------------|---------------|
| ] | Number | Number  |                        | Text/reference       | Relevant Websites,   |                            |                          | <b>Demonstration/</b> |               |
|   |        |         |                        | books                | Audio Visual Aids,   |                            |                          | Case Study /          |               |
|   |        |         |                        |                      | software and Virtual |                            |                          | Images /              |               |
|   |        |         |                        |                      | Labs                 |                            |                          | animation / ppt       |               |
|   |        |         |                        |                      |                      |                            |                          | etc. Planned          |               |



| Week 1 | Lecture 1 | Parallel Computer Models<br>(The state of computing,<br>Multiprocessors and Multi-<br>computers) | T-1        | OR-1 | L1: Introduction to the course(Lecture 0) and Computer Development Milestones and Elements of modern Computers; L2: Introduction to the course (Lecture 0), and Computer Development Milestones and Elements of modern Computers, Evolution of Computer Architecture; L2: System Attributes to Performance, Multiprocessors and Multicomputers. | Review computer<br>generations, and<br>understand several<br>types of computer<br>architectures | Case studies and<br>Illustrations with<br>numerical<br>representation |                                                                                                                                                                                           |
|--------|-----------|--------------------------------------------------------------------------------------------------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Lecture 2 | Parallel Computer Models<br>(The state of computing,<br>Multiprocessors and Multi-<br>computers) | T-1        | OR-1 | L1: Introduction to the course(Lecture 0) and Computer Development Milestones and Elements of modern Computers; L2: Introduction to the course (Lecture 0), and Computer Development Milestones and Elements of modern Computers, Evolution of Computer Architecture; L2: System Attributes to Performance, Multiprocessors and Multicomputers. | Review computer<br>generations, and<br>understand several<br>types of computer<br>architectures | Case studies and Illustrations with numerical representation          |                                                                                                                                                                                           |
|        | Lecture 3 | Parallel Computer Models<br>(Multi-vector and SIMD<br>Computers)                                 | T-1<br>R-2 | OR-1 | L3: Introduction to<br>Vector Super computers<br>and SIMD<br>Supercomputers                                                                                                                                                                                                                                                                     | Understand the basics<br>of stated types of<br>supercomputer<br>models                          | Real life examples<br>with detailed<br>explanation                    | A drill instructor<br>telling his corps<br>to about face, or<br>turn. Instead of<br>ordering each<br>soldier one by<br>one to about<br>face, he can<br>order the entire<br>corps to do so |



| Week 2 | Lecture 4  | Parallel Computer Models<br>(PRAM and VLSI Models)                        | T-1        | OR-1 | L4: Introduction to<br>Parallel computers; L5:<br>Introduction to Vector<br>Super computers and<br>SIMD Supercomputers                       | Understand the basics of stated types of supercomputer models                                                               | Numerical<br>Illustrations based<br>on real world<br>scenarios | Changing the brightness of an image                                              |
|--------|------------|---------------------------------------------------------------------------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------|
|        | Lecture 5  | Parallel Computer Models<br>(PRAM and VLSI Models)                        | T-1        | OR-1 | L4: Introduction to<br>Parallel computers; L5:<br>Introduction to Vector<br>Super computers and<br>SIMD Supercomputers                       | Understand the basics<br>of stated types of<br>supercomputer<br>models                                                      | Numerical<br>Illustrations based<br>on real world<br>scenarios | Changing the brightness of an image                                              |
|        | Lecture 6  | Parallel Computer Models<br>(Architectural Development<br>Tracks)         | T-1        | OR-2 | L6: Architectural<br>Development Tracks                                                                                                      | Review the evolution<br>of computer<br>architectures with<br>examples of real<br>systems of each type<br>of computer models | Examples of<br>several variants of<br>computer<br>architecture |                                                                                  |
| Week 3 | Lecture 7  | Program and Network<br>Properties(Conditions of<br>Parallelism)           | T-1        |      | L7: Data and Resource<br>Dependencies; L8:<br>Hardware and Software<br>Parallelism and Role of<br>Compilers                                  | To understand the alternative mechanisms to determine dependence among program instructions                                 | Program based illustrations                                    | The system initialization task may need to run first, before other tasks can run |
|        | Lecture 8  | Program and Network<br>Properties(Conditions of<br>Parallelism)           | T-1        |      | L7: Data and Resource<br>Dependencies; L8:<br>Hardware and Software<br>Parallelism and Role of<br>Compilers                                  | To understand the alternative mechanisms to determine dependence among program instructions                                 | Program based illustrations                                    | The system initialization task may need to run first, before other tasks can run |
|        | Lecture 9  | Program and Network<br>Properties(Program<br>Partitioning and Scheduling) | T-1<br>R-1 |      | L9: Grain Sizes and<br>Latency, Grain Packing<br>and Scheduling; L10:<br>Static Multiprocessor<br>Scheduling (Node<br>duplication algorithm) | Understand several<br>levels of parallelism<br>and scheduling<br>mechanisms                                                 | Numerical/Progra<br>m Illustrations                            | Preemptive<br>uniprocessor,<br>Student life<br>schedule                          |
| Week 4 | Lecture 10 | Program and Network<br>Properties(Program<br>Partitioning and Scheduling) | T-1<br>R-1 |      | L9: Grain Sizes and<br>Latency, Grain Packing<br>and Scheduling; L10:<br>Static Multiprocessor<br>Scheduling (Node<br>duplication algorithm) | Understand several<br>levels of parallelism<br>and scheduling<br>mechanisms                                                 | Numerical/Progra<br>m Illustrations                            | Preemptive<br>uniprocessor,<br>Student life<br>schedule                          |



| Week 4 | Lecture 11 | Program and Network<br>Properties(Program Flow<br>Mechanisms)                                            | T-1        | RW-1 | L11: Control Flow<br>(control-driven), Data<br>Flow (data driven) and<br>Reduction Machine<br>(demand driven)<br>Models. Network<br>Properties and Routing,<br>Static Interconnection<br>Networks | Understand several ways in which processors/memory/o the relements of computer can be interconnected to form a communication network for data/control information sharing                    | Program<br>Illustrations               |                                                             |
|--------|------------|----------------------------------------------------------------------------------------------------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------|
|        |            | Program and Network<br>Properties(System<br>Interconnect Architectures)                                  | T-1        | AV-1 | L11: Control Flow<br>(control-driven), Data<br>Flow (data driven) and<br>Reduction Machine<br>(demand driven)<br>Models. Network<br>Properties and Routing,<br>Static Interconnection<br>Networks | Understand several ways in which processors/memory/o the relements of computer can be interconnected to form a communication network for data/control information sharing                    | Program<br>Illustrations               |                                                             |
|        | Lecture 12 | Principles of Scalable<br>Performance(Parallel<br>Overhead)                                              | R-1        | OR-3 | L12: Sources of Parallel<br>Overhead, Application<br>Models for Parallel<br>Computers                                                                                                             | Identify some<br>reasons why linear<br>speedup/unit<br>efficiency cannot be<br>achieved with<br>parallel processing<br>units.                                                                | Numerical<br>Illustrations             | Quality of<br>service in<br>Mobile data<br>communication    |
|        |            | Principles of Scalable<br>Performance(Application<br>Models for Parallel<br>Computers)                   | R-1        | OR-3 | L12: Sources of Parallel<br>Overhead, Application<br>Models for Parallel<br>Computers                                                                                                             | Identify some<br>reasons why linear<br>speedup/unit<br>efficiency cannot be<br>achieved with<br>parallel processing<br>units.                                                                | Real life<br>numerical<br>illustration | Quality of<br>service in<br>Mobile data<br>communication    |
| Week 5 | Lecture 13 | Principles of Scalable Performance(Speedup Performance Laws - Amdahl's, Gustafson's and Sun & Ni's Laws) | T-1<br>R-2 | RW-1 | L13: Speedup<br>Performance Laws and<br>tools to measure system<br>performance                                                                                                                    | Understand the application of Amdahl law, Gustafson Law and Sun-Ni Law to estimate parallel computer performance. Recognize alternative mechanisms to represent system performance estimates | Numerical/Progra<br>m Illustrations    | Disaster<br>management<br>after floodings<br>or earthquakes |



| Week 5 | Lecture 13 | Principles of Scalable Performance(Performance Measurement Tools)                                          | T-1 | RW-1         | L13: Speedup Performance Laws and tools to measure system performance                                                                                                                        | Understand the application of Amdahl law, Gustafson Law and Sun-Ni Law to estimate parallel computer performance. Recognize alternative mechanisms to represent system performance estimates | Numerical/Progra<br>m Illustrations                              | Disaster<br>management<br>after floodings<br>or earthquakes                                      |
|--------|------------|------------------------------------------------------------------------------------------------------------|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
|        | Lecture 14 |                                                                                                            |     |              | Test 1                                                                                                                                                                                       |                                                                                                                                                                                              |                                                                  |                                                                                                  |
|        | Lecture 15 | Processors, Memory<br>Hierarchy, Bus, Cache and<br>Shared Memory(Design<br>Space of Processors)            | T-1 | OR-3<br>RW-2 | L15: Design Space of<br>Processors, Superscalar<br>Processors, VLIW<br>Processors, Vector<br>Processors and<br>Symbolic Processors.                                                          | Understand and compare the models of instruction processing in different parallel processors architectures                                                                                   | Time-space graphs<br>with<br>Numerical/Progra<br>m Illustrations | A person<br>usually responds<br>to a smoke<br>detector alarm<br>before<br>answering the<br>phone |
|        |            | Processors, Memory<br>Hierarchy, Bus, Cache and<br>Shared Memory(Super<br>scalar and Vector<br>Processors) | T-1 | OR-3         | L15: Design Space of<br>Processors, Superscalar<br>Processors, VLIW<br>Processors, Vector<br>Processors and<br>Symbolic Processors.                                                          | Understand and<br>compare the models<br>of instruction<br>processing in<br>different parallel<br>processors<br>architectures                                                                 | Time-space graphs<br>with<br>Numerical/Progra<br>m Illustrations | A person<br>usually responds<br>to a smoke<br>detector alarm<br>before<br>answering the<br>phone |
| Week 6 | Lecture 16 | Processors, Memory<br>Hierarchy, Bus, Cache and<br>Shared Memory(Transaction<br>and Interrupt)             | T-1 | AV-2         | L16: Cache Memory<br>Organization - Cache<br>Addressing Models,<br>Cache Mapping<br>Techniques (Direct,<br>Associative, Set<br>associative, Sector<br>Mapping), Transaction<br>and interrupt | Understand<br>alternative<br>implementations of<br>cache memory<br>organization,<br>Transaction and<br>interrupt                                                                             | Numerical<br>Illustrations                                       |                                                                                                  |
|        | Lecture 17 | Processors, Memory<br>Hierarchy, Bus, Cache and<br>Shared Memory(Memory<br>hierarchy Technology)           | T-1 | AV-2         | L17: Cache Memory<br>Organization - Cache<br>Addressing Models,<br>Cache Mapping<br>Techniques (Direct,<br>Associative, Set<br>associative, Sector<br>Mapping), Transaction<br>and interrupt | Understand<br>alternative<br>implementations of<br>cache memory<br>organization,<br>Transaction and<br>interrupt                                                                             | Numerical<br>Illustrations                                       |                                                                                                  |



| Week 6 | Lecture 17 | Processors, Memory<br>Hierarchy, Bus, Cache and<br>Shared Memory(Cache<br>Memory Organization)                                                | T-1 | AV-2 | L17: Cache Memory<br>Organization - Cache<br>Addressing Models,<br>Cache Mapping<br>Techniques (Direct,<br>Associative, Set<br>associative, Sector<br>Mapping), Transaction<br>and interrupt | Understand<br>alternative<br>implementations of<br>cache memory<br>organization,<br>Transaction and<br>interrupt | Numerical<br>Illustrations                                                       |                                                                           |
|--------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------|
|        | Lecture 18 | Processors, Memory<br>Hierarchy, Bus, Cache and<br>Shared Memory(Back plane<br>Bus Specification)                                             | T-1 |      | L18: Frequent and many updates in the airline reservation database, Back plane bus specification                                                                                             | Backplane Bus<br>Specification,<br>Addressing and<br>Timing Protocols,<br>Timing protocols                       | Understand the concepts of backplane bus and bus addressing and Timing Protocols |                                                                           |
|        |            | Processors, Memory<br>Hierarchy, Bus, Cache and<br>Shared Memory(Addressing<br>and Timing Protocols)                                          | T-1 |      | L18: Frequent and many updates in the airline reservation database, Back plane bus specification                                                                                             | Backplane Bus<br>Specification,<br>Addressing and<br>Timing Protocols,<br>Timing protocols                       | Understand the concepts of backplane bus and bus addressing and Timing Protocols |                                                                           |
| Week 7 | Lecture 19 | Processors, Memory<br>Hierarchy, Bus, Cache and<br>Shared Memory(Interleaved<br>Memory Organization)                                          | T-1 |      | L19: Interleaved<br>Memory Organization -<br>High order and Low<br>order memory<br>interleaving, Arbitration                                                                                 | To understand<br>alternative memory<br>interleaving<br>techniques                                                | Numerical<br>Illustrations                                                       | Frequent and<br>many updates in<br>the airline<br>reservation<br>database |
|        |            | Processors, Memory<br>Hierarchy, Bus, Cache and<br>Shared Memory<br>(Introduction to DRAM<br>System, DRAM Controllers<br>and Address Mapping) | T-1 |      | L19: Interleaved<br>Memory Organization -<br>High order and Low<br>order memory<br>interleaving, Arbitration                                                                                 | To understand<br>alternative memory<br>interleaving<br>techniques                                                | Numerical<br>Illustrations                                                       | Frequent and<br>many updates in<br>the airline<br>reservation<br>database |
|        |            |                                                                                                                                               |     | SPII | LL OVER                                                                                                                                                                                      |                                                                                                                  |                                                                                  |                                                                           |
| Week 7 | Lecture 20 |                                                                                                                                               |     |      | Spill Over                                                                                                                                                                                   |                                                                                                                  |                                                                                  |                                                                           |
|        | Lecture 21 |                                                                                                                                               |     |      | Spill Over                                                                                                                                                                                   |                                                                                                                  |                                                                                  |                                                                           |
|        |            |                                                                                                                                               |     | MI   | D-TERM                                                                                                                                                                                       |                                                                                                                  |                                                                                  |                                                                           |
| Week 8 | Lecture 22 | Pipelining and Superscalar<br>Techniques(Linear Pipeline<br>Processors)                                                                       | T-I |      | L22: Linear Pipeline<br>Processors -<br>Asynchronous and<br>Synchronous Models,<br>Clocking and Timing<br>Control, Speedup,<br>Reservation latency                                           | Understand the basic<br>design and<br>parameters of linear<br>pipeline models                                    | Numerical/Progra<br>m Illustrations                                              |                                                                           |



| Week 8  | Lecture 23 | Pipelining and Superscalar<br>Techniques(reservation and<br>Latency Analysis)                                        | T-1 |      | L23: Linear Pipeline<br>Processors -<br>Asynchronous and<br>Synchronous Models,<br>Clocking and Timing<br>Control, Speedup,<br>Reservation latency               | Understand the basic<br>design and<br>parameters of linear<br>pipeline models                                                                                     | Numerical/Progra<br>m Illustrations          |                                                                                                                            |
|---------|------------|----------------------------------------------------------------------------------------------------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
|         | Lecture 24 | Pipelining and Superscalar<br>Techniques(Instruction<br>Pipeline Design)                                             | T-1 | RW-3 | L24: Instruction<br>Pipeline Design -<br>Instruction Execution<br>Phases, Mechanisms for<br>Instruction Pipelining                                               | Understand the design issues of Instruction Pipeline like prefetch buffers, multiple functional units, pipeline bottleneck, hazard detection and resolution, etc. | Numerical/Progra<br>m based<br>Illustrations |                                                                                                                            |
| Week 9  | Lecture 25 | Pipelining and Superscalar<br>Techniques(Arithmetic<br>Pipeline Design)                                              | T-1 | RW-3 | L25: Arithmetic<br>Pipeline Design -<br>Wallace Tree and and<br>Multi-function pipeline<br>design examples                                                       | Understand the design of arithmetic pipeline with the help of Wallace Tree structure (using Carry-save adders and Carry propagation adders)                       | Numerical/Progra<br>m based<br>Illustrations |                                                                                                                            |
|         | Lecture 26 | Pipelining and Superscalar<br>Techniques(Super scalar<br>Pipeline Design.)                                           | T-1 |      | L26: Super-scalar<br>Pipeline Design -<br>Design Parameters,<br>Pipeline Structure,<br>Dependencies,<br>Superscalar<br>pipeline<br>scheduling and<br>Performance | To understand<br>several aspects of<br>superscalar pipeline<br>design, and<br>instruction<br>scheduling<br>mechanisms                                             | Numerical<br>examples                        |                                                                                                                            |
|         | Lecture 27 |                                                                                                                      |     |      | Test 2                                                                                                                                                           |                                                                                                                                                                   |                                              |                                                                                                                            |
| Week 10 | Lecture 28 | Multiprocessors, Multi-<br>computers, Multi-vector and<br>SIMD Computers<br>(Multiprocessor System<br>Interconnects) | T-1 |      | L28: Multiprocessor<br>System Interconnects -<br>Hierarchical Bus<br>Systems, Crossbar<br>switch and Multi-port<br>memory                                        | To study alternative implementations of network design for multiprocessor systems                                                                                 | Numerical<br>example                         | Optimized<br>tablet support<br>with a new<br>interface is the<br>latest update in<br>the original<br>version of<br>Android |



| Week 10 | Lecture 29 | Multiprocessors, Multi-<br>computers, Multi-vector and<br>SIMD Computers(Three<br>Generations of Multi-<br>computers-Past, Present and<br>Future) | T-1 |      | L29: Three Generations<br>of Multi-computers;<br>Message Routing<br>Schemes - Message<br>formats, Store-forward<br>and Wormhole Rouing | Understand the evolution of multicomputer systems (past to present and future) and the message routing schemes in multiprocessor systems | Example computers from the evolution |                                                                                            |
|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------|
|         |            | Multiprocessors, Multi-<br>computers, Multi-vector and<br>SIMD Computers(Message<br>Routing schemes)                                              | T-1 |      | L29: Three Generations<br>of Multi-computers;<br>Message Routing<br>Schemes - Message<br>formats, Store-forward<br>and Wormhole Rouing | Understand the evolution of multicomputer systems (past to present and future) and the message routing schemes in multiprocessor systems | Program<br>Illustrations             | Fast Fourier<br>Transform,<br>which is used in<br>audio<br>electronics and<br>applications |
|         | Lecture 30 | Multiprocessors, Multi-<br>computers, Multi-vector and<br>SIMD Computers(The<br>Cache Coherence Problem)                                          | T-1 | OR-3 | L30: The Cache<br>Coherence Problem                                                                                                    | Identify and analyse<br>several possible<br>reasons behind cache<br>inconsistency esp. in<br>multiprocessor<br>environment.              | Numerical<br>Illustrations           |                                                                                            |
| Week 11 | Lecture 31 | Multiprocessors, Multi-<br>computers, Multi-vector and<br>SIMD Computers(Snoopy<br>Bus Protocols)                                                 | T-1 |      | L31: Snoopy Cache<br>Coherence Protocols                                                                                               | Understand the<br>snoopy cache<br>coherence protocols<br>for writeback cache<br>and writethrough<br>cache                                | Numerical<br>Illustrations           |                                                                                            |
|         | Lecture 32 | Multiprocessors, Multi-<br>computers, Multi-vector and<br>SIMD Computers(Vector<br>Processing Principles)                                         | T-1 | OR-3 | L32: Vector Processing<br>Principle and Vector<br>Instructions                                                                         | Learn several types<br>of Vector instructions<br>and Vector-Access<br>Memory Schemes                                                     | Numerical<br>Illustrations           |                                                                                            |
|         | Lecture 33 | Multiprocessors, Multi-<br>computers, Multi-vector and<br>SIMD Computers<br>(Compound Vector<br>Operations)                                       | T-1 |      | L33: Compound Vector<br>Operations, Vector<br>Loops and Chaining                                                                       | Understand the applications of compound vector operations and looping/chaining with vectors                                              | Program<br>Illustrations             |                                                                                            |
|         |            | Multiprocessors, Multi-<br>computers, Multi-vector and<br>SIMD Computers(Vector<br>Loops and Chaining)                                            | T-1 |      | L33: Compound Vector<br>Operations, Vector<br>Loops and Chaining                                                                       | Understand the applications of compound vector operations and looping/chaining with vectors                                              | Program<br>Illustrations             |                                                                                            |



| Week 12 | Lecture 34 | Multiprocessors, Multi-<br>computers, Multi-vector and<br>SIMD Computers(SIMD<br>Computer Organization<br>Implementation Models) | T-1 |      | L34: SIMD Computer<br>Models                                                         | Understand the alternative implementations of SIMD computer models                                     | Case study<br>overview: Illiac IV<br>and BSP |  |
|---------|------------|----------------------------------------------------------------------------------------------------------------------------------|-----|------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------|--|
|         | Lecture 35 | Data Flow Architecture<br>(Evolution of Data Flow<br>Architecture)                                                               | T-1 |      | L35: Data Flow<br>Computers                                                          | Understand data<br>flow architecture and<br>its evolution and<br>learn to draw the data<br>flow graphs | Program based<br>Illustrations               |  |
|         | Lecture 36 |                                                                                                                                  |     |      | Term paper                                                                           |                                                                                                        |                                              |  |
| Week 13 | Lecture 37 | Data Flow Architecture<br>(Control Flow vs Data Flow<br>Architecture)                                                            | T-1 | RW-4 | L37: Comparison of<br>Data flow and Control<br>flow architecture                     | Compare the instruction processing in data flow computer and control flow computer                     |                                              |  |
|         | Lecture 38 | Parallel Models, Languages<br>and Compilers(Parallel<br>Programming Models)                                                      | T-1 |      | L38: Shared variable<br>model, Message passing<br>model; L39: Data<br>Parallel Model | Understand the alternative parallel programming models                                                 | Numerical<br>Illustrations                   |  |
|         | Lecture 39 | Parallel Models, Languages<br>and Compilers(Parallel<br>Programming Models)                                                      | T-1 |      | L38: Shared variable<br>model, Message passing<br>model; L39: Data<br>Parallel Model | Understand the alternative parallel programming models                                                 | Numerical<br>Illustrations                   |  |
| Week 14 | Lecture 40 | Parallel Models, Languages<br>and Compilers(Parallel<br>Languages and Compilers)                                                 | T-1 |      | L40: Parallel Language<br>Constructs an<br>Optimizing Compilers<br>for Parallelism   | Understand the<br>features of parallel<br>languages and<br>parallelizing<br>compilers                  | Case Study: PFC and Parascope                |  |
|         |            |                                                                                                                                  |     | SPII | LL OVER                                                                              |                                                                                                        |                                              |  |
| Week 14 | Lecture 41 |                                                                                                                                  |     |      | Spill Over                                                                           |                                                                                                        |                                              |  |
|         | Lecture 42 |                                                                                                                                  |     |      | Spill Over                                                                           |                                                                                                        |                                              |  |
| Week 15 | Lecture 43 |                                                                                                                                  |     |      | Spill Over                                                                           |                                                                                                        |                                              |  |
|         | Lecture 44 |                                                                                                                                  |     |      | Spill Over                                                                           |                                                                                                        |                                              |  |
|         | Lecture 45 |                                                                                                                                  |     |      | Spill Over                                                                           |                                                                                                        |                                              |  |

### **Scheme for CA:**

CA Category of this Course Code is:A0203 (2 best out of 3)

| Component | Weightage (%) | Mapped CO(s) |  |  |
|-----------|---------------|--------------|--|--|
| Test 1    | 50            |              |  |  |

An instruction plan is only a tentative plan. The teacher may make some changes in his/her teaching plan. The students are advised to use syllabus for preparation of all examinations. The students are expected to keep themselves updated on the contemporary issues related to the course. Upto 20% of the questions in any examination/Academic tasks can be asked from such issues even if not explicitly mentioned in the instruction plan.



| Test 2     | 50 |  |
|------------|----|--|
| Term paper | 50 |  |

## **Details of Academic Task(s)**

| Academic Task | Objective                                                        | Detail of Academic Task                                                                                                                                                                                                                                                                                     | Nature of Academic<br>Task<br>(group/individuals) | Academic Task<br>Mode | Marks | Allottment /<br>submission<br>Week |
|---------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------|-------|------------------------------------|
| Test 1        | Online MCQ based test                                            | Online MCQ based test                                                                                                                                                                                                                                                                                       | Individual                                        | Online                | 30    | 4 / 5                              |
| Test 2        | Online MCQ based test                                            | Online MCQ based test                                                                                                                                                                                                                                                                                       | Individual                                        | Online                | 30    | 7/9                                |
| Term paper    | To make students<br>understand about<br>research<br>publications | students will write a term paper on the allocated topics. Rubrics a) 5 marks for overall contribution of the research work b) 5 marks for the overall structure of the paper c) 5 marks for plagiarism report analysis d) 5 marks for novelty of the paper e) 10 marks for recent literature/relevant study | Individual                                        | Offline               | 30    | 2/11                               |

## List of suggested topics for term paper[at least 15] (Student to spend about 15 hrs on any one specified term paper)

| Sr. No. | Topic                     |
|---------|---------------------------|
| 1       | Graphics Processing Unit  |
| 2       | New age microprocessor    |
| 3       | Super computers (MIMD)    |
| 4       | Memory system design      |
| 5       | Hardware reliability.     |
| 6       | Cache memory advancements |
| 7       | Memory Hierarchy analysis |
| 8       | Parallel Processing       |
| 9       | Distributed Processors    |
| 10      | GPU Acceleration          |

An instruction plan is only a tentative plan. The teacher may make some changes in his/her teaching plan. The students are advised to use syllabus for preparation of all examinations. The students are expected to keep themselves updated on the contemporary issues related to the course. Upto 20% of the questions in any examination/Academic tasks can be asked from such issues even if not explicitly mentioned in the instruction plan.

| 11 | Energy Efficiency microprocessor        |
|----|-----------------------------------------|
| 12 | sustainability in computer architecture |
| 13 | New trends in computer organization     |
| 14 | Tensor Processing Units (TPUs)          |
| 15 | Case studies on Intel, Risel            |